The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 29, 1996
Filed:
May. 24, 1995
Charles R Nielsen, San Jose, CA (US);
Charles A Bates, Saratoga, CA (US);
Matthew W Rooke, San Jose, CA (US);
Fred R Hansen, Newark, CA (US);
Paul T Petersen, Santa Clara, CA (US);
Me V Le, Milpitas, CA (US);
Eugene K Lew, Cupertino, CA (US);
Conner Peripherals, Inc., San Jose, CA (US);
Abstract
A write drive logic circuit is described. The write driver logic circuit comprises a set of write drivers, with each one of the set of write drivers having an input and an output, such that each write driver is responsive to an input signal applied to the input to provide a write output signal at the output as a function of the input signal. A set of memory devices (e.g. shift registers) is provided, one for each write driver. Each one of the shift registers stores unique head identification information and includes an output to controllably output a signal representative of the unique head identification information. Furthermore, each one of a set of multiplexers includes an output, a first input coupled to a corresponding one of the outputs of the set of shift registers to receive the signal representative of the unique identification information stored in the respective shift register and a second input coupled to a common write data line that transmits a signal representative of preselected information. The output of each one of the set of multiplexers is coupled to the input of a corresponding one of the set of write drivers such that one of the first and second inputs of the multiplexer is selectively applied to the input of the corresponding write driver.