The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 07, 1994

Filed:

Feb. 09, 1993
Applicant:
Inventors:

Tim Garverick, Cupertino, CA (US);

Shao-Pin Chen, San Jose, CA (US);

Rafael C Camarota, San Jose, CA (US);

Assignee:

National Semiconductor Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K / ;
U.S. Cl.
CPC ...
3072723 ; 307290 ; 307465 ;
Abstract

The present invention provides power up detect circuit for generating a reset signal for a logic circuit that includes N-channel transistors having a threshold value Vnth and P-channel transistors having a threshold value Vpth. The power-up detect circuit includes comparison means having first and second inputs; clamping means for clamping the first comparison means input at X*Vnth above ground potential; and monitoring means connected to the second comparison means input and responsive to ramp up of a power supply voltage for holding the second comparison means input at X*Vpth less than the power supply voltage whereby the comparison means output switches from an inactive state to an active state when the power supply to ground potential reaches (X*Vnth)+(X*Vpth). The power up detect circuit further includes hysteresis means connected between the comparison means output and the second comparison means input and responsive to the power supply for preventing the comparison means output from switching from the active state to the machine state if the power supply voltage remains above (X*Vnth+Y*Vpth)-(WVnth+ZVpth), where 0<W<X, 0<Z<Y).


Find Patent Forward Citations

Loading…