The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 10, 1994

Filed:

Sep. 27, 1993
Applicant:
Inventors:

Brian F Reilly, Cornelius, OR (US);

Robert S Broughton, Portland, OR (US);

David Delgadillo, Aloha, OR (US);

Jeremy Smith, Beaverton, OR (US);

Assignee:

NEC America, Inc., Melville, NY (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04J / ;
U.S. Cl.
CPC ...
370 84 ; 3701053 ; 370108 ; 375118 ;
Abstract

A SONET/DS-N desynchronizer and method for receiving an incoming stream of SONET (Synchronous Optical NETwork) data, having a controller for controlling either a direct digital synthesis circuit that provides a desynchronized clock for smoothly adapting the rate at which data is retrieved from a data buffer to the rate at which the incoming SONET data is stored in the data buffer. To minimize jitter and buffer spills (i.e., data overruns or underruns), the frequency and phase of the desynchronized clock is constantly varied to match the variations of the data rate of incoming SONET data. The DDS circuit generates the desynchronized clock, which has a center frequency equal to a predetermined frequency of a reference clock, whose phase is advanced or retarded in accordance with the magnitude of a tuning word supplied by a controller, which implements either a linear, non-linear, or fuzzy logic control algorithm. The controller periodically updates the tuning word in response to status variables to adjust the frequency of the clock output of the DDS circuit. In an alternative embodiment, a digital voltage controlled oscillator is used in place of the DDS circuit.


Find Patent Forward Citations

Loading…