The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 15, 1994

Filed:

Jan. 05, 1990
Applicant:
Inventors:

Douglas E Jewett, Austin, TX (US);

Tom Bereiter, Austin, TX (US);

Brian Vetter, Austin, TX (US);

Randall G Banton, Austin, TX (US);

Richard W Cutts, Jr, Georgetown, TX (US);

Donald C Westbrook, deceased, late of Austin, TX (US);

Kyran W Fey, Jr, Pfluggerville, TX (US);

John Pozdro, Austin, TX (US);

Kenneth C Debacker, Austin, TX (US);

Nikhil A Mehta, Austin, TX (US);

Assignee:

Tandem Computers Incorporated, Cupertino, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F / ; G06F / ; G06F / ;
U.S. Cl.
CPC ...
395575 ; 3642283 ; 3642681 ; 3642683 ; 3642689 ; 364269 ; 3642691 ; 3642852 ; 364D / ;
Abstract

A computer system in a fault-tolerant configuration employs multiple identical CPUs executing the same instruction stream, with multiple, identical memory modules in the address space of the CPUs storing duplicates of the same data. The system detects faults in the CPUs and memory modules, and places a faulty unit offline while continuing to operate using the good units. The faulty unit can be replaced and reintegrated into the system without shutdown. The multiple CPUs are loosely synchronized, as by detecting events such as memory references and stalling any CPU ahead of others until all execute the function simultaneously; interrupts can be synchronized by ensuring that all CPUs implement the interrupt at the same point in their instruction stream. Memory references via the separate CPU-to-memory busses are voted at the three separate ports of each of the memory modules. I/O functions are implemented using two identical I/O busses, each of which is separately coupled to only one of the memory modules. A number of I/O processors are coupled to both I/O busses. I/O devices are accessed through a pair of identical (redundant) I/O processors, but only one is designated to actively control a given device; in case of failure of one I/O processor, however, an I/O device can be accessed by the other one without system shutdown.


Find Patent Forward Citations

Loading…