The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 21, 1993

Filed:

Mar. 26, 1992
Applicant:
Inventors:

Christopher P LaRosa, Lake Zurich, IL (US);

Michael J Carney, Palatine, IL (US);

Assignee:

Motorola, Inc., Schaumburg, IL (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04L / ; H04L / ; H04L / ; H03D / ;
U.S. Cl.
CPC ...
375118 ; 375106 ; 375119 ;
Abstract

A clock recovery circuit employs a method of and apparatus for adjusting the phase of a recovered clock signal. The clock signal is recovered from a received input signal. The clock recovery circuit generates a sampling clock signal which is synchronous with the received signal. Additionally, the phase adjustment apparatus generates at least two error signals which indicate the quality of the received signal at different sampling phases. The smallest error signal is referred to as the minimum error value. Each error signal is compared to the minimum error value, creating a corresponding normalized error magnitude signal. Each normalized error magnitude signal is processed to determine the desired phase of the sampling clock signal. Dependent upon the processing of the normalized error magnitude signals, the phase of the sampling clock signal is either shifted or maintained until the next sampling point. The phase of the sampling clock signal is maintained during periods indicating poor received input signal quality.


Find Patent Forward Citations

Loading…