The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 04, 1992
Filed:
May. 24, 1991
Kenneth Deevy, Limerick, IE;
Analog Devices, Incorporated, Norwood, MA (US);
Abstract
A comparator for use in an A/D converter such as an algorithmic type. The circuit includes a push-pull inverter gain stage having two series-connected MOSFETs. The input of this inverter is driven by a signal from a preceding current-comparison stage where an input current is compared to a reference current to set the signal level on an input node of the inverter. The trigger point of the inverter is altered by an additional MOSFET, connected in parallel with one of the inverter MOSFETs, and having its gate controlled by the output of a bias voltage control circuit. This circuit includes a control inverter stage matched to the comparator inverter and driven by a control current-comparison circuit matched to the corresponding comparator current-comparison circuit. The input and output nodes of the control inverter are connected to the inputs of an op-amp the output of which controls the gate voltage of an additional MOSFET in parallel with one of the control inverter MOSFETs so as to force the input and output nodes to be of equal voltage. The resulting op-amp output signal serves as the bias signal for the additional MOSFET in parallel with one of the comparator inverter MOSFETs, and sets the trigger point of the comparator inverter at a level equal to the balance point of the preceding current-comparison stage, thereby assuring fast transition times.