The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 07, 1992
Filed:
Apr. 19, 1991
Manfred Ullrich, Denzlingen, DE;
Deutsche ITT Industries GmbH, Freiburg, DE;
Abstract
A parallel adder has a carry between adjacent adding stages. Each of the adding stages includes a carry-generating circuit which generates a carry output signal from carry input signals to be added by the adding stage and a carry input signal applied to it. The carry-generating circuit includes a complementary stage which is built with complementary transistors connected between the two terminals of a supply-voltage source. The carry-generating circuit has a center node which is connected to the carry output terminal and which, if the data input signals applied to the adding stage have the same binary state value, is at a potential corresponding to the binary state value. The carry-generating cricuit further includes a coupling circuit. One end of the coupling circuit is connected to one terminal of the supply-voltage source, and the other end of the coupling circuit is at the potential of the one terminal if the data input signals have unequal binary state values. The carry-generating circuit further includes a switching transistor whose main path is connected between the center node and the other end of the coupling circuit. The control electrode of the switching transistor is supplied with the carry input signal. Each adding stage further includes a presetting device whereby the adding stage, prior to its respective computing cycle, is placed in a preset state representing no carry output.