The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 30, 1992

Filed:

Oct. 10, 1991
Applicant:
Inventors:

Werner Reczek, Munich, DE;

Josef Winnerl, Landshut, DE;

Wolfgang Pribyl, Ottobrunn, DE;

Assignee:

Siemens Aktiengesellschaft, Berlin and Munich, DE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L / ; H01L / ;
U.S. Cl.
CPC ...
357 42 ; 357 41 ; 357 15 ;
Abstract

Integrated circuit having anti latch-up circuit in complementary MOS circuit technology. Due to the incorporation of non-linear elements between the ground (V.sub.ss) and the p-conductive semiconductor substrate (P.sub.sub) and between the supply voltage (V.sub.DD) and the n-conductive semiconductor zone (N.sub.w), the risk of the occurrence of the latch-up effect triggered by the build-up of base charges at the parasitic vertical and lateral bipolar transistors is diminished. The space requirement for the non-linear elements to be additionally incorporated is low and the circuit properties of the MOS transistors are not influenced as a result thereof. The realization of the non-linear elements can ensue with Schottky contacts or with additional MOS transistors that are wired as diode elements. A realization in the form of buried diodes of polycrystalline silicon (PSi) is also possible, realized, for example, as barrier layer diodes.


Find Patent Forward Citations

Loading…