The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 10, 1992
Filed:
Jul. 21, 1989
Gary A Woffinden, Scotts Valley, CA (US);
Theodore S Robinson, Cupertino, CA (US);
Jeffrey A Thomas, Cupertino, CA (US);
Robert A Ertl, Santa Clara, CA (US);
James P Millar, Santa Clara, CA (US);
Christopher D Finan, Santa Clara, CA (US);
Joseph A Petolino, Palo Alto, CA (US);
Ajay Shah, San Jose, CA (US);
Shen H Wang, San Jose, CA (US);
Mark Semmelmeyer, Sunnyvale, CA (US);
Amdahl Corporation, Sunnyvale, CA (US);
Abstract
A computer system architecture implementing multiple central processing units, each including a split instruction and operand cache, and that provides for the management of multiple copies (line pairs) of a memory line through the use of a line pair state is described. Systematic management of memory lines when transferred with respect to instruction and operand data cache memories allows the integrity of the system to be maintained at all times. The split cache architecture management determines whether a memory line having a first predetermined system address is present within both the instruction and operand cache memories or will be upon move-in of a memory line. Address tag line pair state information is maintained to allow determinations of whether and where the respective memory line pair members reside. The architecture implements the management of the line pairs on each transfer of a memory line to any of the split caches of the system. A line pair is allowed to exist whenever the same memory line exists in the same relative location in each of the instruction and operand cache buffers of a single central processor. The architecture further includes a data path selector for transferring operand data to either the instruction or operand data cache buffers, or both, depending on whether the operand buffer destination is a memory line that is a member of a line pair.