The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 30, 1991

Filed:

Oct. 26, 1988
Applicant:
Inventors:

Kenichi Takahira, Itami, JP;

Atsuo Yamaguchi, Itami, JP;

Shigeru Furuta, Itami, JP;

Takesi Inoue, Itami, JP;

Toshiyuki Matsubara, Itami, JP;

Shuzo Fujioka, Itami, JP;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F / ; G06F / ;
U.S. Cl.
CPC ...
364200 ; 364900 ; 371 101 ; 371 511 ; 371 61 ; 371 62 ;
Abstract

A microprocessor system including an EEPROM with a page mode writing function that prevents writing of erroneous data. The circuit includes a memory cell array divided into a plurality of pages each having a predetermined number of bytes, a data latch for latching bytes corresponding to a page, an exterior write control circuit which enables the data latch in response to a signal from the CPU to latch a sequence of bytes corresponding to a page, and an interior write control circuit which enables the memory cell array so that the bytes latched in the data latch are transferred therefrom to a page of the memory cell array. The exterior write control circuit includes a time measurement circuit and an interior write suppression circuit. The time measurement circuit measures the time which elapses from the initiation of the latching of bytes into the data latch, and outputs an overflow signal when the measured time exceeds a predetermined limit. The interior write suppression circuit suppresses the interior write control circuit, in response to the overflow signal, so that the transfer of erroneous data bytes from the data latch to a page of the memory cell array is prevented.


Find Patent Forward Citations

Loading…