The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Sep. 05, 1989
Filed:
Jul. 07, 1987
Takao Kurihara, Tokyo, JP;
Masahiro Hamatsu, Tokyo, JP;
Clarion Co., Ltd., Tokyo, JP;
Abstract
A maximum length shift register sequence generator comprises: (1) an input terminal for feedback (FB 0); (2) an input terminal to the steering gate of the first stage (FB 1); (3) an output terminal from the exclusive OR gate of the last stage (CAS); (4) a three state output terminal from a multiplexer circuit (FB 2); and (5) a control input terminal of a three state output multiplexer circuit (FBCNT); a plurality of which can be connected in cascade. It includes a flipflop circuit, whose data input is a feedback control signal (FBCNT) controlling within which maximum length shift register sequence generator the output of the multiplexer circuit should be fedback, when they are connected in cascade, and whose clock input is the strobe pulse (STB), the output of this flipflop circuit being the enable input of the three state output multiplexer circuit. It includes further a logical product gate (AND 0), whose inputs are two signals, one being a latch enable pulse ( LE ) for latching, (i) the initial state of the flipflop, (ii) the feedback state, (iii) the last stage selection state for the flipflops, the other being a chip select (CS), and a demultiplexer circuit distributing the output of this logical product gate (AND 0) to the latch circuits for latching the data (i).about.(iii) described above, depending on the two select signals (SEL 0.about.1).