The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 05, 1988
Filed:
Sep. 03, 1987
Grigory Kogan, Portland, OR (US);
National Semiconductor Corporation, Santa Clara, CA (US);
Abstract
The present invention provides a voltage regulator for generating a controlled voltage for an electrical circuit. The voltage regulator comprises a first field effect transistor (FET) having its drain connected to a first node, its source connected to ground and its gate connected to its source. A resistor is connected between a supply voltage and the first node. A second FET has its source connected to the first node and its drain and gate commonly connected to a second node. A third FET has its drain connected to the supply voltage, its source connected to the second node and its gate connected to the interconnection between the resistor and the drain of the first FET. A fourth FET has its drain connected to the supply voltage, its gate connected to the second node and its source connected to provide an output signal. A fifth FET has its drain connected to the supply voltage, its source connected to the drain of a sixth FET and its gate connected to the first node. A sixth FET has its drain connected to the source of the fifth FET, its source connected to the second node and its gate connected to its drain. A capacitor has one side connected between the source of the fifth FET and the drain of the sixth FET and its other side connected to a resonant oscillator. According to the present invention, the channel length of the first FET corresponds to the minimum channel length of the FETs included in the electrical circuit.