The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 15, 1988

Filed:

Aug. 25, 1986
Applicant:
Inventors:

Frank J Ryan, Agoura, CA (US);

Man-Chung F Chang, Thousand Oaks, CA (US);

Dennis A Williams, Colorado Springs, CO (US);

Richard P Vahrenkamp, Camarillo, CA (US);

Assignee:

Rockwell International Corporation, El Segundo, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
B44C / ;
U.S. Cl.
CPC ...
437 29 ; 357 49 ; 357 65 ; 357 41 ; 156653 ; 156657 ; 1566591 ; 156668 ; 1566611 ; 437 41 ; 437187 ; 437924 ; 437944 ; 430315 ; 430317 ;
Abstract

A single-level photoresist process is used to make metal-semiconductor field-effect transistors (MESFETs) having more uniform threshold voltages. An N.sup.- layer is formed in a semi-insulating semiconductor, followed by formation of a dummy gate using a single-level photoresist process. Using the dummy gate as a mask, ions are implanted to form an N.sup.+ region. The length of the dummy gate is then reduced by plasma etching. A dielectric is deposited over the N.sup.+ region, the N.sup.+ /N.sup.- interface, and the exposed portion of the N.sup.- layer. The dummy gate is lifted off to define a self-aligned, submicron gate opening. The gate opening on the N.sup.- layer is reactive ion etched to obtain the desired threshold voltage, and covered with a Schottky gate metal deposit.


Find Patent Forward Citations

Loading…