The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 06, 1987

Filed:

Mar. 28, 1985
Applicant:
Inventors:

Daniel J Burns, Rome, NY (US);

Charles A Eldering, Rome, NY (US);

Mark T Pronobis, Lee, NY (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R / ; G01N / ;
U.S. Cl.
CPC ...
324 / ; 3241 / ; 3241 / ; 3241 / ; 250310 ; 250311 ;
Abstract

A method for characterizing critical timing paths and analyzing timing related failure modes in high clock rate photocurrent at the drain of a single transistor in a very large scale integrated circuit. The laser testing apparatus utilized with the method of this invention incorporates therein a laser having its output beam focused onto the drain junction of the transistor under test. The localized injection of electromagnetic radiation produces a photocurrent at the drain junction of the transistor at specific times during the testing procedure which increases the logic level transition times associated with that particular node. This causes an increase in the minimum operating power supply and/or a decrease in the maximum operating frequency at which the microcircuit will properly function. Consideration of these parameters and the level of photocurrent provide a measurement related to the worst case timing margin which occurs during the functional test of the integrated microcircuit.


Find Patent Forward Citations

Loading…