The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 23, 1980

Filed:

Nov. 29, 1978
Applicant:
Inventors:

William H Mosley, St. Petersburg, FL (US);

Lex A Scott, St. Petersburg, FL (US);

Robert S Gordy, Largo, FL (US);

Assignee:

E-Systems, Inc., Dallas, TX (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03D / ; H03L / ;
U.S. Cl.
CPC ...
329 50 ; 329122 ; 329124 ; 328151 ; 331 23 ; 375 83 ;
Abstract

A biphase shift keyed modulated carrier is input to an analog delay line having a plurality of sampling taps time spaced along the line. The modulated input carrier is sampled at a rate four times the carrier frequency to produce amplitude samples of the input. The taps of the delay line are divided into two groups comprising alternate tap sets and the amplitude samples of each group are summed for decoding the I and Q channels of a modulated carrier. The summed signal of each of the channels is input to an individual sample and hold circuit which aliases the carrier frequency to baseband. The output of the first sample and hold circuit of each channel is provided to a second sample and hold circuit for the respective channels. The second sample and hold circuit of each channel is clocked at a data rate derived from a bit timing loop. An estimation of the data is produced by each of the second sample and hold circuits with the data produced by the second sample and hold circuit of one channel providing a recovered carrier signal output. Further, the data produced by each of the second sample and hold circuits, after inversion in one line by means of an inverting amplifier, is input to a phase comparator. The output of the phase comparator is filtered and used to drive a voltage controlled oscillator that generates the clock pulses to operate the first sample and hold circuits and also to clock the delay line.


Find Patent Forward Citations

Loading…