The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 14, 2025

Filed:

Sep. 13, 2023
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Madusudanan Srinivasan Gopalan, Issaquah, WA (US);

Christopher Schell, Tacoma, WA (US);

Benyong Zhang, Auburn, WA (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 5/01 (2006.01); G06F 1/12 (2006.01); H03K 3/037 (2006.01); H03K 21/02 (2006.01); H03K 5/00 (2006.01);
U.S. Cl.
CPC ...
H03K 5/01 (2013.01); G06F 1/12 (2013.01); H03K 3/037 (2013.01); H03K 21/02 (2013.01); H03K 2005/00058 (2013.01);
Abstract

A clock generator circuit including an integer divider, having a first input receiving a reference clock and configured to generate an intermediate clock at a frequency divided down from a frequency of the reference clock by an integer value, a digital delay stage configured to generate a delayed intermediate clock delayed from the intermediate clock by a number of fractional cycles of the reference clock selected responsive to a fractional cycle value, and an analog delay stage configured to generate an output clock delayed from the delayed intermediate clock by a delay value selected responsive to a fine adjustment value. The clock generator circuit further includes math engine circuitry configured to compute a phase adjustment code responsive to the phase adjustment word, the phase adjustment code comprising the integer value, the fractional cycle value, and the fine adjustment value. The clock generator circuit may be implemented in a clock domain of a system along with one or more other clock generator circuits that each generate an output clock based on a reference clock generated by a reference clock source, such as a phase-locked loop.


Find Patent Forward Citations

Loading…