The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 12, 2025

Filed:

Sep. 01, 2023
Applicant:

Battelle Memorial Institute, Richland, WA (US);

Inventors:

Wei Du, Richland, WA (US);

Yuan Liu, Richland, WA (US);

Quan Nguyen, Richland, WA (US);

Sheik Mohammad Mohiuddin, Richland, WA (US);

Assignee:

BATTELLE MEMORIAL INSTITUTE, Richland, WA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H02M 1/00 (2007.01); H02M 1/32 (2007.01); H02M 7/5395 (2006.01);
U.S. Cl.
CPC ...
H02M 1/0019 (2021.05); H02M 1/0009 (2021.05); H02M 1/0012 (2021.05); H02M 1/32 (2013.01); H02M 7/5395 (2013.01);
Abstract

This document describes systems and techniques for a current-limiting control strategy for single-loop droop-controlled grid-forming inverters. In aspects, a hysteresis module is configured to compare an output current detected across one or more transistors in an inverter controlled by the single-loop droop converter with a specified maximum current and to generate an overcurrent signal. The overcurrent signal presents a fault signal responsive to the output current exceeding the specified maximum current. A logic array is configured to logically combine gate control signals generated by the single-loop droop controller to selectively direct the one or more transistors to allow the output current to flow therethrough with the overcurrent signal to present modified gate control signals to the one or more transistors. The logic array is configured to replace one or more of the gate control signals in the modified gate control signals with a gate disable signal responsive to the overcurrent signal presenting the fault signal.


Find Patent Forward Citations

Loading…