The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 05, 2025

Filed:

Jan. 19, 2024
Applicant:

Apple Inc., Cupertino, CA (US);

Inventors:

Shahzad Nazar, Fremont, CA (US);

Bharan Giridhar, Palo Alto, CA (US);

Mohamed H. Abu-Rahma, Mountain View, CA (US);

Ajay Bhatia, Saratoga, CA (US);

Mayur V. Joshi, San Carlos, CA (US);

Yildiz Sinangil, Campbell, CA (US);

Aravind Kandala, San Jose, CA (US);

Assignee:

Apple Inc., Cupertino, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 7/544 (2006.01); G06F 7/523 (2006.01); G06F 17/15 (2006.01); G06N 20/00 (2019.01); H03M 1/46 (2006.01);
U.S. Cl.
CPC ...
G06F 7/5443 (2013.01); G06F 7/523 (2013.01); G06F 17/15 (2013.01); H03M 1/46 (2013.01); G06N 20/00 (2019.01);
Abstract

A compute-memory circuit included in a computer system includes multiple data storage cells and multiplier circuits. The data storage cells store weight values associated with a first operand. The multiplier circuits are coupled to a global bit line and receive the weight values via local bit lines coupled to the data storage cells. Using the received weight values and activation signals indicative of a second operand, the multiplier circuits modify a voltage level of the global bit line. The resultant voltage level on the global bit line is indicative of a product of the first and second operands, and can be converted to a digital value using an analog-to-digital converter circuit.


Find Patent Forward Citations

Loading…