The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 25, 2025

Filed:

Jun. 28, 2022
Applicant:

Avago Technologies International Sales Pte. Limited, San Jose, CA (US);

Inventors:

Shreyas Shah, San Jose, CA (US);

George Apostol, Jr., Los Gatos, CA (US);

Nagarajan Subramaniyan, San Jose, CA (US);

Jack Regula, Durham, NC (US);

Jeffrey S. Earl, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/08 (2016.01); G06F 12/06 (2006.01); G06F 12/0815 (2016.01); G06F 12/0837 (2016.01); G06F 12/0862 (2016.01); G06F 12/0868 (2016.01); G06F 12/14 (2006.01); G06F 13/16 (2006.01); G06F 13/40 (2006.01); G06F 13/42 (2006.01); G06N 20/00 (2019.01);
U.S. Cl.
CPC ...
G06F 12/0868 (2013.01); G06F 12/0646 (2013.01); G06F 12/0815 (2013.01); G06F 12/0837 (2013.01); G06F 12/0862 (2013.01); G06F 12/1466 (2013.01); G06F 13/1642 (2013.01); G06F 13/1668 (2013.01); G06F 13/1673 (2013.01); G06F 13/4022 (2013.01); G06F 13/4221 (2013.01); G06F 2213/0026 (2013.01); G06N 20/00 (2019.01);
Abstract

Described herein are systems, methods, and products utilizing a cache coherent switch on chip. The cache coherent switch on chip may utilize Compute Express Link (CXL) interconnect open standard and allow for multi-host access and the sharing of resources. The cache coherent switch on chip provides for resource sharing between components while independent of a system processor, removing the system processor as a bottleneck. Cache coherent switch on chip may further allow for cache coherency between various different components. Thus, for example, memories, accelerators, and/or other components within the disclose systems may each maintain caches, and the systems and techniques described herein allow for cache coherency between the different components of the system with minimal latency.


Find Patent Forward Citations

Loading…