The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 26, 2024

Filed:

Jul. 27, 2020
Applicant:

Infineon Technologies Ag, Neubiberg, DE;

Inventors:

Christian Robert Mueller, Schweinfurt, DE;

Andressa Colvero Schittler, Soest, DE;

Daniel Domes, Ruethen, DE;

Andre Lenze, Warstein, DE;

Assignee:

Infineon Technologies AG, Neubiberg, DE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/065 (2023.01); H01L 23/00 (2006.01); H01L 23/049 (2006.01); H01L 23/367 (2006.01); H01L 23/538 (2006.01); H01L 23/64 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0655 (2013.01); H01L 23/049 (2013.01); H01L 23/367 (2013.01); H01L 23/5383 (2013.01); H01L 23/642 (2013.01); H01L 24/48 (2013.01); H01L 2224/48225 (2013.01);
Abstract

A semiconductor module arrangement includes a housing, a first semiconductor substrate arranged inside the housing, a second semiconductor substrate arranged inside the housing, a first plurality of controllable semiconductor elements, and a second plurality of controllable semiconductor elements. During operation of the semiconductor module arrangement, each controllable semiconductor element of the first plurality of controllable semiconductor elements generates switching losses and conduction losses, the switching losses being greater than the conduction losses. Further during operation of the semiconductor module arrangement, each controllable semiconductor element of the second plurality of controllable semiconductor elements generates switching losses and conduction losses, the conduction losses being greater than the switching losses. At least a first sub-group of the first plurality of controllable semiconductor elements is arranged on the first semiconductor substrate, and at least a first sub-group of the second plurality of controllable semiconductor elements is arranged on the second semiconductor substrate.


Find Patent Forward Citations

Loading…