The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 14, 2023

Filed:

Dec. 10, 2021
Applicants:

Korea Electronics Technology Institute, Seongnam-si, KR;

Seoul National University R&db Foundation, Seoul, KR;

Inventors:

Ha Ram Ju, Seoul, KR;

Sung Ho Lee, Seoul, KR;

Deog Kyoon Jeong, Seoul, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 7/02 (2006.01); H04L 7/00 (2006.01); H03L 7/091 (2006.01);
U.S. Cl.
CPC ...
H04L 7/0016 (2013.01); H03L 7/091 (2013.01); H04L 7/0054 (2013.01); H04L 7/0079 (2013.01);
Abstract

There is provided a clock and data recovery circuit for a high-speed PAM-4 receiver through statistical learning. A clock and data recovery device according to an embodiment includes: an input unit through which data is inputted; a clock input unit through which a clock is inputted; a sampling unit configured to sample the inputted data by using the inputted clock; a controller configured to combine results of sampling at a plurality of sampling points, to determine a state of the clock based on the combined results, and to generate a control value for controlling the clock; and an adjustment unit configured to adjust the clock applied to the sampling unit, based on the control value generated by the controller. Accordingly, a hardware structure is simplified and energy efficiency is enhanced compared to an exiting oversampling clock and data recovery circuit for a PAM-4 receiver.


Find Patent Forward Citations

Loading…