The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 14, 2023

Filed:

Sep. 23, 2019
Applicant:

Brookhaven Science Associates, Llc, Upton, NY (US);

Inventors:

Kai Chen, Ridge, NY (US);

Michael Begel, South Setauket, NY (US);

Hucheng Chen, Wading River, NY (US);

Francesco Lanni, Segny, FR;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 13/40 (2006.01); H03K 19/14 (2006.01); H04B 10/40 (2013.01); H04J 3/06 (2006.01);
U.S. Cl.
CPC ...
G06F 13/4022 (2013.01); H03K 19/14 (2013.01); H04B 10/40 (2013.01); H04J 3/0685 (2013.01);
Abstract

A reconfigurable data acquisition card including at least one field programmable gate array (FPGA) and a configurable bus switch coupled with the FPGA. The bus switch forms at least first and second ports used by the FPGA, the bus switch being adaptable for insertion into a connection having a number of lanes at least equal to a combined number of lanes in the first and second ports. The data acquisition card further includes multiple optical transmitters and optical receivers. Each optical transmitter and optical receiver is coupled with a corresponding transceiver in the FPGA via at least one optical fiber having multiple communication links. Timing circuitry in the data acquisition card is coupled with clock generation and distribution circuitry in the FPGA and is configured to distribute clock and timing signals to detector front-ends with fixed latency and to synchronize input/output links with a system clock generated by the FPGA.


Find Patent Forward Citations

Loading…