The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 31, 2023

Filed:

Jul. 27, 2021
Applicant:

Cirrus Logic International Semiconductor Ltd., Edinburgh, GB;

Inventors:

John Paul Lesso, Edinburgh, GB;

Toru Ido, Kanagawa, JP;

Assignee:

Cirrus Logic Inc., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03F 3/217 (2006.01); H03G 3/30 (2006.01); H03F 1/26 (2006.01); H03F 1/32 (2006.01); H03F 3/187 (2006.01); H03F 1/34 (2006.01); H03G 7/00 (2006.01);
U.S. Cl.
CPC ...
H03G 3/3089 (2013.01); H03F 1/26 (2013.01); H03F 1/32 (2013.01); H03F 1/34 (2013.01); H03F 3/187 (2013.01); H03F 3/217 (2013.01); H03F 3/2175 (2013.01); H03G 7/002 (2013.01); H03G 7/007 (2013.01); H03F 3/2171 (2013.01); H03F 3/2173 (2013.01); H03F 2200/102 (2013.01); H03F 2200/339 (2013.01); H03F 2200/432 (2013.01);
Abstract

This application relates to Class D amplifier circuits. A modulator controls a Class D output stage based on a modulator input signal (Dm) to generate an output signal (Vout) which is representative of an input signal (Din). An error block, which may comprise an ADC, generates an error signal (ε) from the output signal and the input signal. In various embodiments the extent to which the error signal (ε) contributes to the modulator input signal (Dm) is variable based on an indication of the amplitude of the input signal (Din). The error signal may be received at a first input of a signal selector block. The input signal may be received at a second input of the signal selector block. The signal selector block may be operable in first and second modes of operation, wherein in the first mode the modulator input signal is based at least in part on the error signal; and in the second mode the modulator input signal is based on the digital input signal and is independent of the error signal. The error signal can be used to reduce distortion at high signal levels but is not used at low signal levels and so the noise floor at low signal levels does not depend on the component of the error block.


Find Patent Forward Citations

Loading…