The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 10, 2023

Filed:

Feb. 02, 2023
Applicant:

Apogee Semiconductor, Inc., Plano, TX (US);

Inventor:

Mark Hamlyn, Murphy, TX (US);

Assignee:

Apogee Semiconductor, Inc., Plano, TX (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/66 (2006.01); H01L 27/092 (2006.01); H01L 21/8238 (2006.01); H01L 29/10 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7833 (2013.01); H01L 21/823814 (2013.01); H01L 27/092 (2013.01); H01L 29/1083 (2013.01); H01L 29/6659 (2013.01);
Abstract

Compact radiation-hardened NMOS transistors permitting close spacing for high circuit density can be fabricated using modern commercial foundry processes incorporating lightly-doped drain (LDD) and silicidation techniques. Radiation-induced leakage currents in parasitic field oxide transistors are reduced by spacing diffusions away from field oxide edges under the gate, forming gap regions from which n-type dopants and silicide formation are excluded using blocking patterns in the layout. P-type implants along these field oxide edges further increase radiation tolerance. Dimensions can be tailored to permit tradeoffs between radiation tolerance, breakdown voltage, and circuit density. Compact layouts for series-connected NMOS transistors are provided and applied to high-density rad-hard circuits. Methods for fabricating devices having these features are also provided, requiring minimal adaptation of standard processes. These designs and processes allow a mix of integrated circuits having differing levels of tolerance to total ionizing dose on the same semiconductor wafer.


Find Patent Forward Citations

Loading…