The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 26, 2023

Filed:

Aug. 16, 2022
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Madusudanan Srinivasan Gopalan, Issaquah, WA (US);

Robert Karl Butler, Issaquah, WA (US);

Assignee:
Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K 3/017 (2006.01); H03K 3/037 (2006.01); H03K 5/05 (2006.01); H03K 3/86 (2006.01);
U.S. Cl.
CPC ...
H03K 3/017 (2013.01); H03K 3/037 (2013.01); H03K 3/86 (2013.01); H03K 5/05 (2013.01);
Abstract

A duty cycle correction circuit, and method of operating the same, to correct the duty cycle of an input clock signal having a frequency divided-down from a reference clock by an odd-valued integer. A delay stage outputs the input clock signal delayed by one half-cycle of the reference clock, and a logic circuit outputs an extended clock signal by a logical OR of the input and delayed clock signals. A latch latches the extended clock signal when enabled by the reference clock, and a flip-flop latches the extended clock signal responsive to the reference clock. A gate selects the latch output or the flip-flop output based on the state of the delayed clock signal as an intermediate signal. A multiplexer generates the output clock by selecting between the intermediate signal and the input clock signal in alternating reference clock phases.


Find Patent Forward Citations

Loading…