The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 12, 2023

Filed:

May. 16, 2022
Applicant:

The Hong Kong University of Science and Technology, Hong Kong, CN;

Inventors:

Chik Patrick Yue, Hong Kong, CN;

Li Wang, Hong Kong, CN;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03D 3/18 (2006.01); H03D 3/24 (2006.01); H04L 7/00 (2006.01); H03L 7/081 (2006.01); H03L 7/08 (2006.01); H03L 7/089 (2006.01); H04L 27/06 (2006.01); H04L 43/087 (2022.01); H03L 7/099 (2006.01); H03M 1/46 (2006.01); H03M 7/16 (2006.01);
U.S. Cl.
CPC ...
H04L 7/0037 (2013.01); H03L 7/081 (2013.01); H03L 7/0807 (2013.01); H03L 7/0891 (2013.01); H03L 7/0995 (2013.01); H04L 7/0087 (2013.01); H04L 27/06 (2013.01); H04L 43/087 (2013.01); H03M 1/46 (2013.01); H03M 7/165 (2013.01);
Abstract

A PAM-4 receiver with jitter compensation clock and data recovery is provided. The receiver includes a first-order delay-locked loop (DLL) which employs a bang-bang phase detector (BBPD) and a voltage-controlled delay line (VCDL) circuit supporting 40 MHz jitter tracking bandwidth and static phase skew elimination. A second-order wideband phase-locked loop (WBPLL) using the ¼-rate reference clock provides multi-phase clock generation with low input-to-output latency. To suppress the consequent jitter transfer, a jitter compensation circuit (JCC) acquires the jitter transfer amplitude and frequency information by detecting the DLL loop filter voltage (VLF(s)) signal, and generates an inverted loop filter voltage signal, denoted as VLF(s). The VLF(s) modulates a group of complementary VCDLs (C-VCDLs) to attenuate the jitter transfer on both recovered clock and data. With the provided receiver, a jitter compensation ratio up to 60% can be supported from DC to 4 MHz, with a −3-dB corner frequency of 40 MHz.


Find Patent Forward Citations

Loading…