The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 15, 2023

Filed:

Aug. 11, 2021
Applicant:

D-wave Systems Inc., Burnaby, CA;

Inventors:

Mark W. Johnson, Vancouver, CA;

Paul I. Bunyk, New Westminster, CA;

Andrew J. Berkley, Vancouver, CA;

Richard G. Harris, North Vancouver, CA;

Kelly T. R. Boothby, Burnaby, CA;

Loren J. Swenson, San Jose, CA (US);

Emile M. Hoskinson, Vancouver, CA;

Christopher B. Rich, Vancouver, CA;

Jan E. S. Johansson, Kristiansand, NO;

Assignee:

1372934 B.C. LTD., Burnaby, CA;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H10N 60/12 (2023.01); G06N 10/00 (2022.01); H10N 60/80 (2023.01);
U.S. Cl.
CPC ...
H10N 60/124 (2023.02); G06N 10/00 (2019.01); H10N 60/805 (2023.02);
Abstract

Approaches useful to operation of scalable processors with ever larger numbers of logic devices (e.g., qubits) advantageously take advantage of QFPs, for example to implement shift registers, multiplexers (i.e., MUXs), de-multiplexers (i.e., DEMUXs), and permanent magnetic memories (i.e., PMMs), and the like, and/or employ XY or XYZ addressing schemes, and/or employ control lines that extend in a 'braided' pattern across an array of devices. Many of these described approaches are particularly suited for implementing input to and/or output from such processors. Superconducting quantum processors comprising superconducting digital-analog converters (DACs) are provided. The DACs may use kinetic inductance to store energy via thin-film superconducting materials and/or series of Josephson junctions, and may use single-loop or multi-loop designs. Particular constructions of energy storage elements are disclosed, including meandering structures. Galvanic connections between DACs and/or with target devices are disclosed, as well as inductive connections.


Find Patent Forward Citations

Loading…