The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2023

Filed:

Sep. 17, 2021
Applicant:

Juniper Networks, Inc., Sunnyvale, CA (US);

Inventors:

Domenico Di Mola, Morgan Hill, CA (US);

Steven B. Alleston, Los Gatos, CA (US);

Zhen Qu, Sunnyvale, CA (US);

Ryan Holmes, Nepean, CA;

Assignee:

Juniper Networks, Inc., Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04B 10/40 (2013.01); H04L 1/00 (2006.01); H04L 27/34 (2006.01);
U.S. Cl.
CPC ...
H04B 10/40 (2013.01); H04L 1/0041 (2013.01); H04L 1/0045 (2013.01); H04L 27/34 (2013.01);
Abstract

A co-packaged optical-electrical chip can include an application-specific integrated circuit (ASIC) and a plurality of optical modules, such as optical transceivers. The ASIC and each of the optical modules can exchange electrical signaling via integrated electrical paths. The ASIC can include Ethernet switch, error correction, bit-to-symbol mapping/demapping, and digital signal processing circuits to pre-compensate and post-compensate channel impairments (e.g., inter-channel/intra-channel impairments) in electrical and optical domains. The co-packaged inter-chip interface can be scaled to handle different data rates using spectral efficient signaling formats (e.g., QAM-64, PAM-8) without adding additional data lines to a given design and without significantly increasing the power consumption of the design.


Find Patent Forward Citations

Loading…