The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 20, 2023

Filed:

Jan. 16, 2019
Applicant:

Siemens Industry Software Inc., Plano, TX (US);

Inventors:

Yu Huang, West Linn, OR (US);

Gaurav Veda, Hillsboro, OR (US);

Kun-Han Tsai, Lake Oswego, OR (US);

Wu-Tung Cheng, Lake Oswego, OR (US);

Mason Chern, Minxiong Township, Chiayi County, TW;

Shi-Yu Huang, Hsinchu, TW;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 30/333 (2020.01); G01R 31/317 (2006.01); G06N 20/00 (2019.01); G01R 31/3177 (2006.01); G01R 31/3185 (2006.01); G01R 31/3183 (2006.01); G06F 30/30 (2020.01);
U.S. Cl.
CPC ...
G06F 30/333 (2020.01); G01R 31/3177 (2013.01); G01R 31/31704 (2013.01); G01R 31/318342 (2013.01); G01R 31/318547 (2013.01); G01R 31/318583 (2013.01); G06F 30/30 (2020.01); G06N 20/00 (2019.01);
Abstract

Various aspects of the disclosed technology relate to machine learning-based chain diagnosis. Faults are injected into scan chains in a circuit design. Simulations are performed on the fault-injected circuit design to determine test response patterns in response to the test patterns which are captured by the scan chains. Observed failing bit patterns are determined by comparing the unloaded test response patterns with corresponding good-machine test response patterns. Bit-reduction is performed on the observed failing bit patterns to construct training samples. Using the training samples, machine-learning models for faulty scan cell identification are trained. The bit reduction comprises pattern-based bit compression for good scan chains or cycle-based bit compression for the good scan chains. The bit reduction may further comprise bit-filtering. The bit-filtering may comprises keeping only sensitive bits on faulty scan chains for the training samples construction.


Find Patent Forward Citations

Loading…