The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 13, 2023

Filed:

Dec. 18, 2020
Applicant:

Omnivision Technologies, Inc., Santa Clara, CA (US);

Inventors:

Yuanliang Liu, San Jose, CA (US);

Hui Zang, San Jose, CA (US);

Assignee:

OmniVision Technologies, Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01); H01L 21/02 (2006.01); H01L 21/311 (2006.01); H01L 27/146 (2006.01); H01L 21/308 (2006.01); H01L 29/423 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66613 (2013.01); H01L 21/02233 (2013.01); H01L 21/02271 (2013.01); H01L 21/308 (2013.01); H01L 21/31144 (2013.01); H01L 27/14614 (2013.01); H01L 27/14643 (2013.01); H01L 27/14689 (2013.01); H01L 29/4236 (2013.01);
Abstract

A method of fabricating transistors with a vertical gate in trenches includes lithographing to form wide trenches; forming dielectric in the trenches and filling the trenches with flowable material; and lithography to form narrow trenches within the wide trenches thereby exposing well or substrate before epitaxially growing semiconductor strips atop substrate exposed by the narrow trenches; removing the flowable material; growing gate oxide on the semiconductor strip; forming gate conductor over the gate oxide and into gaps between the epitaxially-grown semiconductor strips and the dielectric; masking and etching the gate conductor; and implanting source and drain regions. The transistors formed have semiconductor strips extending from a source region to a drain region, the semiconductor strips within trenches, the trench walls insulated with a dielectric, a gate oxide formed on both vertical walls of the semiconductor strip; and gate material between the dielectric and gate oxide.


Find Patent Forward Citations

Loading…