The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 21, 2023

Filed:

Jun. 22, 2020
Applicant:

Infineon Technologies Llc, San Jose, CA (US);

Inventors:

Ramesh Chettuvetty, Colorado Springs, CO (US);

Vijay Raghavan, Colorado Springs, CO (US);

Hans Van Antwerpen, Mountain View, CA (US);

Assignee:

INFINEON TECHNOLOGIES LLC, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06N 3/063 (2006.01); G06N 3/04 (2023.01); G06F 7/544 (2006.01); G11C 11/54 (2006.01); G11C 11/56 (2006.01); G06F 5/01 (2006.01); H03M 1/38 (2006.01);
U.S. Cl.
CPC ...
G06N 3/063 (2013.01); G06F 5/01 (2013.01); G06F 7/5443 (2013.01); G06N 3/04 (2013.01); G11C 11/54 (2013.01); G11C 11/56 (2013.01); H03M 1/38 (2013.01);
Abstract

In-memory computing architectures and methods of performing multiply-and-accumulate operations are provided. The method includes sequentially shifting bits of first input bytes into each row in an array of memory cells arranged in rows and columns. Each memory cell is activated based on the bit to produce a bit-line current from each activated memory cell in a column on a shared bit-line proportional to a product of the bit and a weight stored therein. Charges produced by a sum of the bit-line currents in a column are accumulated in first charge-storage banks coupled to a shared bit-line in each of the columns. Concurrently, charges from second input bytes accumulated in second charge-storage banks previously coupled to the columns are sequentially converted into output bytes. The charge-storage banks are exchanged after the first input bytes have been accumulated and the charges from the second input bytes converted. The method then repeats.


Find Patent Forward Citations

Loading…