The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 27, 2022

Filed:

Jun. 09, 2021
Applicant:

Shanghaitech University, Shanghai, CN;

Inventors:

Rui Li, Shanghai, CN;

Yajun Ha, Shanghai, CN;

Assignee:

SHANGHAITECH UNIVERSITY, Shanghai, CN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 30/34 (2020.01); G06F 30/337 (2020.01); G06F 30/3323 (2020.01);
U.S. Cl.
CPC ...
G06F 30/34 (2020.01); G06F 30/337 (2020.01); G06F 30/3323 (2020.01);
Abstract

An optimized reconfiguration algorithm based on dynamic voltage and frequency scaling (DVFS) is provided, which mainly has the following contributions. The optimized reconfiguration algorithm based on DVFS proposes a DVFS-based reconfiguration method, which schedules user tasks according to a degree of parallelism (DOP) of the user tasks so as to reconfigure more parallel user tasks, thereby achieving higher reliability. The optimized reconfiguration algorithm based on DVFS proposes a K-means-based heuristic approximation algorithm, which minimizes the delay of the DVFS-based reconfiguration scheduling algorithm. The optimized reconfiguration algorithm based on DVFS proposes a K-means-based method, which reduces memory overhead caused by DVFS-based reconfiguration scheduling. The optimized reconfiguration algorithm based on DVFS improves the reliability of a field programmable gate array (FPGA) system and minimizes the area overhead of a hardware circuit.


Find Patent Forward Citations

Loading…