The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 13, 2022

Filed:

Sep. 07, 2021
Applicant:

Sambanova Systems, Inc., Palo Alto, CA (US);

Inventors:

Thomas A. Ziaja, Austin, TX (US);

Uma Durairajan, San Jose, CA (US);

Dinesh R. Amirtharaj, Milpitas, CA (US);

Assignee:

SambaNova Systems, Inc., Palo Alto, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 29/32 (2006.01); G11C 29/36 (2006.01); G11C 29/12 (2006.01); G11C 7/10 (2006.01); G06F 11/27 (2006.01); G01R 31/3185 (2006.01); G11C 11/408 (2006.01); G01R 31/3187 (2006.01); G01R 31/317 (2006.01); G01R 31/3177 (2006.01); G11C 7/22 (2006.01);
U.S. Cl.
CPC ...
G11C 29/32 (2013.01); G11C 7/1039 (2013.01); G11C 29/1201 (2013.01); G11C 29/12015 (2013.01); G11C 29/36 (2013.01); G01R 31/3172 (2013.01); G01R 31/3177 (2013.01); G01R 31/3185 (2013.01); G01R 31/3187 (2013.01); G01R 31/31723 (2013.01); G01R 31/318536 (2013.01); G01R 31/318541 (2013.01); G01R 31/318544 (2013.01); G01R 31/318547 (2013.01); G01R 31/318566 (2013.01); G06F 11/27 (2013.01); G11C 7/1051 (2013.01); G11C 7/22 (2013.01); G11C 11/4082 (2013.01); G11C 2029/3202 (2013.01);
Abstract

Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.


Find Patent Forward Citations

Loading…