The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 30, 2022

Filed:

Mar. 30, 2021
Applicant:

Omnivision Technologies, Inc., Santa Clara, CA (US);

Inventors:

Lihang Fan, Sunnyvale, CA (US);

Nijun Jiang, Shanghai, CN;

Liang Zuo, San Mateo, CA (US);

Yuedan Li, Santa Clara, CA (US);

Min Qu, Mountain View, CA (US);

Assignee:

OmniVision Technologies, Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04N 5/378 (2011.01); H03M 1/18 (2006.01); H04N 5/357 (2011.01); H03M 1/12 (2006.01); H03M 3/00 (2006.01);
U.S. Cl.
CPC ...
H04N 5/378 (2013.01); H03M 1/12 (2013.01); H03M 1/18 (2013.01); H03M 1/182 (2013.01); H03M 3/458 (2013.01); H04N 5/3575 (2013.01);
Abstract

A clock control circuit of an ADC includes a plurality of fractional divider circuits, each including a programmable integer divider coupled to receive an enable skew signal, a clock signal, and an output integer signal to divide down the clock signal by a factor responsive to the output integer signal to generate a fractional divider signal. A delta-sigma modulator is coupled to receive a fractional modulus signal, an input integer signal, and the fractional divider signal to generate the output integer signal, which is a varying signal each cycle and having a long term average DC value substantially equal to a fractional divider ratio K. An extended gain control circuit is coupled to receive the fractional divider signal from each of the fractional divider circuits to generate a plurality of ramp clock signals with adjustable frequencies to adjust a gain setting of a ramp generator of the ADC.


Find Patent Forward Citations

Loading…