The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 17, 2022

Filed:

Oct. 30, 2019
Applicant:

Southeast University, Nanjing, CN;

Inventors:

Weiwei Shan, Nanjing, CN;

Tao Wang, Nanjing, CN;

Assignee:

SOUTHEAST UNIVERSITY, Nanjing, CN;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 7/06 (2006.01); G11C 7/10 (2006.01); G06N 3/063 (2006.01); G11C 7/12 (2006.01); G11C 8/08 (2006.01); H03K 3/356 (2006.01); H03K 19/21 (2006.01);
U.S. Cl.
CPC ...
G11C 7/1087 (2013.01); G06N 3/063 (2013.01); G11C 7/06 (2013.01); G11C 7/106 (2013.01); G11C 7/12 (2013.01); G11C 8/08 (2013.01); H03K 3/356191 (2013.01); H03K 19/21 (2013.01);
Abstract

An in-memory computing circuit for a fully connected binary neural network includes an input latch circuit, a counting addressing module, an address selector, a decoding and word line drive circuit, a memory array, a pre-charge circuit, a writing bit line drive circuit, a replica bit line column cell, a timing control circuit, a sensitive amplifier and a NAND gate array, an output latch circuit and an analog delay chain. A parallel XNOR operation is performed in the circuit on the SRAM bit line, and the accumulation operation, activation operation and other operations are performed by the delay chain in the time domain. Partial calculation is completed while reading the data, and the delay chain with a small area occupation can be integrated with SRAM, thus reducing the energy consumption of the memory access process. Multi-column parallel computing also improves system throughput.


Find Patent Forward Citations

Loading…