The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 22, 2022

Filed:

Jul. 06, 2020
Applicant:

Mellanox Technologies, Ltd., Yokneam, IL;

Inventors:

Ran Ravid, Tel Aviv, IL;

Aviv Berg, Beit Keshet, IL;

Lavi Koch, Tel Aviv, IL;

Chen Gaist, Tel Aviv, IL;

Dotan David Levi, Kiryat Motzkin, IL;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/08 (2006.01); G06F 1/12 (2006.01); H04L 7/033 (2006.01); H03L 7/099 (2006.01);
U.S. Cl.
CPC ...
H03L 7/0807 (2013.01); G06F 1/12 (2013.01); H03L 7/099 (2013.01); H04L 7/033 (2013.01);
Abstract

In one embodiment, a network device includes frequency generation circuitry configured to generate a clock signal, a phase-locked loop (PLL) configured to generate a local clock based on the clock signal, a plurality of receivers configured to receive respective data streams from respective remote clock sources, each receiver of the plurality of receivers being configured to recover a remote clock from a respective data stream, and a controller configured to identify the remote clock recovered by one of the plurality of receivers as a master clock, find a clock differential between the identified remote clock and the local clock, and provide a control signal to the frequency generation circuitry responsively to the clock differential, which causes the frequency generation circuitry to adjust the clock signal so as to iteratively reduce an absolute value of the clock differential.


Find Patent Forward Citations

Loading…