The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 08, 2022

Filed:

Mar. 25, 2020
Applicant:

Shanghai Huali Integrated Circuit Mfg. Co., Ltd., Shanghai, CN;

Inventor:

Ping-Hsun Su, Shanghai, CN;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R 31/26 (2020.01); H01L 21/66 (2006.01); G06F 17/40 (2006.01);
U.S. Cl.
CPC ...
G01R 31/2621 (2013.01); G06F 17/40 (2013.01); H01L 22/12 (2013.01);
Abstract

The present disclosure provides an analysis method of a semiconductor device, and the semiconductor device comprises a plurality of HKMG fin field effect transistors and a wafer on which the plurality of HKMG fin field effect transistors are located, and the analysis method comprises: performing acceptance testing on the wafer to be tested; constructing an N-type model based on the position of each N-type transistor at the surface of the wafer to be tested and the corresponding acceptance test result, constructing a P-type model based on the position of each P-type transistor at the surface of the wafer to be tested and the corresponding acceptance test result, and constructing an N/P ratio model corresponding to the surface of the wafer to be tested based on the N-type model and the P-type model; and identifying the N/P ratio model based on a preset standard wafer model to determine whether the wafer to be tested is compliant based on the N/P ratio model. According to the analysis method provided by the present disclosure, it is possible to find a non-compliant wafer among a plurality of wafers, thereby enabling the subsequent targeted parameter analysis and improving the efficiency of optimizing the process scheme.


Find Patent Forward Citations

Loading…