The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 18, 2022

Filed:

Dec. 09, 2019
Applicant:

Silicon Laboratories Inc., Austin, TX (US);

Inventors:

Raghunandan K. Ranganathan, Austin, TX (US);

Kannanthodath V. Jayakumar, Austin, TX (US);

Srisai R. Seethamraju, Nashua, NH (US);

Assignee:

Skyworks Solutions, Inc., Irvine, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 1/20 (2006.01); G01R 31/30 (2006.01); G01R 29/26 (2006.01); G01R 31/317 (2006.01);
U.S. Cl.
CPC ...
H04L 1/205 (2013.01); G01R 29/26 (2013.01); G01R 31/3016 (2013.01); G01R 31/31709 (2013.01); G01R 31/31725 (2013.01);
Abstract

A method for estimating jitter of a clock signal includes generating a phase-adjusted clock signal based on an input clock signal and a feedback clock signal using a frequency-divided clock signal. The method generating N digital time codes for each phase adjustment of P phase adjustments of the phase-adjusted clock signal using a reference clock signal. Each digital time code of the N digital time codes corresponds to a first edge of a clock signal based on the frequency-divided clock signal. P is a first integer greater than zero and N is a second integer greater than zero. The method includes generating a jitter indicator based on an expected period of the clock signal and the N digital time codes for each phase adjustment of the P phase adjustments.


Find Patent Forward Citations

Loading…