The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 28, 2021

Filed:

Aug. 08, 2019
Applicant:

Tata Consultancy Services Limited, Mumbai, IN;

Inventors:

Manoj Karunakaran Nambiar, Thane West, IN;

Swapnil Rodi, Mumbai, IN;

Sunil Puranik, Pune, IN;

Mahesh Damodar Barve, Pune, IN;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 12/28 (2006.01); H04L 12/703 (2013.01); H04L 12/24 (2006.01); H04L 29/06 (2006.01);
U.S. Cl.
CPC ...
H04L 45/28 (2013.01); H04L 41/0816 (2013.01); H04L 65/102 (2013.01); H04L 65/80 (2013.01); H04L 69/163 (2013.01); H04L 69/164 (2013.01);
Abstract

The disclosure herein describes a method and a system for message based communication and failure recovery for FPGA middleware framework. A combination of FPGA and middleware framework provides a high throughput, low latency messaging and can reduce development time as most of the components can be re-used. Further the message based communication architecture built on a FPGA framework performs middleware activities that would enable reliable communication using TCP/UDP between different platforms regardless of their deployment. The proposed FPGA middleware framework provides for reliable communication of UDP based on TCP as well as failure recovery with minimum latency during a failover of an active FPGA framework during its operation, by using a passive FPGA in real-time and dynamic synchronization with the active FPGA.


Find Patent Forward Citations

Loading…