The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 21, 2021

Filed:

Feb. 12, 2020
Applicant:

Macom Technology Solutions Holdings, Inc., Lowell, MA (US);

Inventors:

James Joseph Brogle, Merrimac, MA (US);

Joseph Gerard Bukowski, Derry, NH (US);

Margaret Mary Barter, Lowell, MA (US);

Timothy Edward Boles, Tyngsboro, MA (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/06 (2006.01); H01L 21/225 (2006.01); H01L 21/265 (2006.01); H01L 23/66 (2006.01); H01L 29/868 (2006.01); H01L 21/822 (2006.01); H01L 29/66 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0676 (2013.01); H01L 21/2253 (2013.01); H01L 21/2254 (2013.01); H01L 21/26513 (2013.01); H01L 23/66 (2013.01); H01L 29/868 (2013.01); H01L 21/822 (2013.01); H01L 29/6609 (2013.01); H01L 2223/6627 (2013.01); H01L 2223/6666 (2013.01); H01L 2223/6683 (2013.01);
Abstract

A number of monolithic diode limiter semiconductor structures are described. The diode limiters can include a hybrid arrangement of diodes with different intrinsic regions, all formed over the same semiconductor substrate. In one example, two PIN diodes in a diode limiter semiconductor structure have different intrinsic region thicknesses. The first PIN diode has a thinner intrinsic region, and the second PIN diode has a thicker intrinsic region. This configuration allows for both the thin intrinsic region PIN diode and the thick intrinsic region PIN diode to be individually optimized. The thin intrinsic region PIN diode can be optimized for low level turn on and flat leakage, and the thick intrinsic region PIN diode can be optimized for low capacitance, good isolation, and high incident power levels. This configuration is not limited to two stage solutions, as additional stages can be used for higher incident power handling.


Find Patent Forward Citations

Loading…