The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 24, 2021
Filed:
Sep. 11, 2019
Selçuk Köse, Tampa, FL (US);
Longfei Wang, Tampa, FL (US);
S. Karen Khatamifard, Los Angeles, CA (US);
Ulya R. Karpuzcu, Minneapolis, MN (US);
Selçuk Köse, Tampa, FL (US);
Longfei Wang, Tampa, FL (US);
S. Karen Khatamifard, Los Angeles, CA (US);
Ulya R. Karpuzcu, Minneapolis, MN (US);
UNIVERSITY OF SOUTH FLORIDA, Tampa, FL (US);
Abstract
A DLDO has a configuration that mitigates performance degradation associated with limit cycle oscillation (LCO). The DLDO comprises a clocked comparator, an array of power transistors, a digital controller and a clock pulsewidth reduction circuit. The digital controller comprises control logic configured to generate control signals that cause the power transistors to be turned ON or OFF in accordance with a preselected activation/deactivation control scheme. The clock pulsewidth reduction circuit receives an input clock signal having a first pulsewidth and generates the DLDO clock signal having the preselected pulsewidth that is narrower that the first pulsewidth, which is then delivered to the clock terminals of the clocked comparator and the digital controller. The narrower pulsewidth of the DLDO clock reduces the LCO mode to mitigate performance degradation caused by LCO.