The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 27, 2021

Filed:

Apr. 08, 2019
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Michael A. Guillorn, Cold Springs, NY (US);

Fei Liu, Yorktown Heights, NY (US);

Zhen Zhang, Ossining, NY (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 27/108 (2006.01); H01L 29/06 (2006.01); H01L 49/02 (2006.01); H01L 23/528 (2006.01); H01L 29/417 (2006.01); H01L 29/66 (2006.01); H01L 21/768 (2006.01); H01L 21/283 (2006.01); H01L 21/265 (2006.01); H01L 21/3213 (2006.01); H01L 21/324 (2006.01); H01L 21/306 (2006.01); H01L 29/78 (2006.01); H01L 29/45 (2006.01); H01L 27/11582 (2017.01);
U.S. Cl.
CPC ...
H01L 29/0638 (2013.01); H01L 21/265 (2013.01); H01L 21/283 (2013.01); H01L 21/30604 (2013.01); H01L 21/324 (2013.01); H01L 21/32133 (2013.01); H01L 21/76895 (2013.01); H01L 23/528 (2013.01); H01L 27/11582 (2013.01); H01L 28/00 (2013.01); H01L 28/40 (2013.01); H01L 29/0649 (2013.01); H01L 29/41791 (2013.01); H01L 29/45 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01);
Abstract

After forming a laterally contacting pair of a semiconductor fin and a conductive strap structure overlying a deep trench capacitor embedded in a substrate and forming a gate stack straddling a body region of the semiconductor fin, source/drain regions are formed in portions the semiconductor fin located on opposite sides of the gate stack by ion implantation. Next, a metal layer is applied over the source/drain region and subsequent annealing consumes entire source/drain regions to provide fully alloyed source/drain regions. A post alloyzation ion implantation is then performed to introduce dopants into the fully alloyed source/drain regions followed by an anneal to segregate the implanted dopants at interfaces between the fully alloyed source/drain regions and the body region of the semiconductor fin.


Find Patent Forward Citations

Loading…