The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 04, 2021

Filed:

Nov. 26, 2019
Applicant:

Anchor Semiconductor Inc., Santa Clara, CA (US);

Inventors:

Chenmin Hu, Saratoga, CA (US);

Khurram Zafar, San Jose, CA (US);

Ye Chen, San Jose, CA (US);

Yue Ma, San Jose, CA (US);

Rong Lv, Shanghai, CN;

Justin Chen, Milpitas, CA (US);

Abhishek Vikram, Santa Clara, CA (US);

Yuan Xu, Sunnyvale, CA (US);

Ping Zhang, Saratoga, CA (US);

Assignee:

Anchor Semiconductor Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 30/3323 (2020.01); G06F 111/04 (2020.01); G06F 111/20 (2020.01); G06F 119/18 (2020.01); G06F 111/10 (2020.01); G06N 5/04 (2006.01); G03F 7/20 (2006.01); G06N 20/00 (2019.01);
U.S. Cl.
CPC ...
G06F 30/3323 (2020.01); G03F 7/705 (2013.01); G03F 7/70433 (2013.01); G03F 7/70441 (2013.01); G03F 7/70508 (2013.01); G06N 5/04 (2013.01); G06F 2111/04 (2020.01); G06F 2111/10 (2020.01); G06F 2111/20 (2020.01); G06F 2119/18 (2020.01); G06N 20/00 (2019.01);
Abstract

Pattern centric process control is disclosed. A layout of a semiconductor chip is decomposed into a plurality of intended circuit layout patterns. For the plurality of intended circuit layout patterns, a corresponding plurality of sets of fabrication risk assessments corresponding to respective ones of a plurality of sources is determined. Determining a set of fabrication risk assessments for an intended circuit layout pattern comprises determining fabrication risk assessments based at least in part on: simulation of the intended circuit layout pattern, statistical analysis of the intended circuit layout pattern, and evaluation of empirical data associated with a printed circuit layout pattern. A scoring formula is applied based at least in part on the sets of fabrication risk assessments to obtain a plurality of overall fabrication risk assessments for respective ones of the plurality of intended circuit layout patterns. The plurality of intended circuit layout patterns is ranked based on their fabrication risk assessments, the corresponding overall fabrication risk assessments, or both. At least a portion of ranking information is outputted to facilitate influence or control over the semiconductor fabrication process.


Find Patent Forward Citations

Loading…