The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 29, 2020

Filed:

Aug. 20, 2019
Applicant:

Inertech Ip Llc, Plano, TX (US);

Inventor:

Subrata K Mondal, South Windsor, CT (US);

Assignee:

INERTECH IP LLC, Plano, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H02M 7/487 (2007.01); H02M 1/084 (2006.01); H02M 7/49 (2007.01); H02M 7/5387 (2007.01); H02J 9/06 (2006.01); H02M 3/04 (2006.01); H02M 7/483 (2007.01);
U.S. Cl.
CPC ...
H02M 7/487 (2013.01); H02J 9/061 (2013.01); H02M 3/04 (2013.01); H02M 1/0845 (2013.01); H02M 7/49 (2013.01); H02M 7/53873 (2013.01); H02M 2007/4835 (2013.01); H02M 2007/53876 (2013.01);
Abstract

Control systems for a multi-level diode-clamped inverter and corresponding methods include a processor and a digital logic circuit forming a hybrid controller. The processor identifies sector and region locations based on a sampled reference voltage vector V* and angle Θ*. The processor then selects predefined switching sequences and pre-calculated turn-on time values based on the identified sector and region locations. The digital logic circuit generates PWM switching signals for driving power transistors of a multi-level diode-clamped inverter based on the turn-on time values and the selected switching sequences. The control system takes care of the existing capacitor voltage balancing issues of multi-level diode-clamped inverters while supplying both active and reactive power to an IT load. Using the control system, one can generate a symmetrical PWM signal that fully covers the linear under-modulation region.


Find Patent Forward Citations

Loading…