The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 08, 2020

Filed:

Sep. 06, 2019
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Vijay Kiran Kalyanam, Austin, TX (US);

Eric Wayne Mahurin, Austin, TX (US);

Assignee:

Qualcomm Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 1/08 (2006.01); H03C 3/09 (2006.01); H03L 7/08 (2006.01); H03L 7/07 (2006.01); H03K 19/00 (2006.01);
U.S. Cl.
CPC ...
G06F 1/08 (2013.01); H03C 3/0966 (2013.01); H03K 19/0016 (2013.01); H03L 7/07 (2013.01); H03L 7/0802 (2013.01);
Abstract

A clock gating system (CGS) includes a digital power estimator configured to generate indications of a predicted energy consumption per cycle of a clock signal and a maximum energy consumption per cycle of the clock signal. The CGS further includes a voltage-clock gate (VCG) circuit coupled to the digital power estimator. The VCG circuit is configured to gate and un-gate the clock signal based on the indications prior to occurrence of a voltage droop event and using hardware voltage model circuitry of the VCG circuit. The VCG circuit is further configured to gate the clock signal based on an undershoot phase associated with the voltage droop event and to un-gate the clock signal based on an overshoot phase associated with the voltage droop event.


Find Patent Forward Citations

Loading…