The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 13, 2020

Filed:

Apr. 23, 2019
Applicant:

Ciena Corporation, Hanover, MD (US);

Inventors:

Sadok Aouini, Gatineau, CA;

Naim Ben-Hamida, Nepean, CA;

Ahmad Abdo, Kanata, CA;

Timothy James Creasy, Manotick, CA;

Lukas Jakober, Ottawa, CA;

Yalmez M. A. Yazaw, Nepean, CA;

Shahab Oveis Gharan, Ottawa, CA;

Assignee:

Ciena Corporation, Hanover, MD (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H04B 10/50 (2013.01); H04B 10/69 (2013.01); H04L 7/033 (2006.01); H04B 10/071 (2013.01); H04B 10/40 (2013.01); H04B 10/25 (2013.01); H04B 10/079 (2013.01);
U.S. Cl.
CPC ...
H04L 7/0331 (2013.01); H04B 10/071 (2013.01); H04B 10/0795 (2013.01); H04B 10/25 (2013.01); H04B 10/40 (2013.01);
Abstract

A system includes an optical transmitter including a transmitter Phase Lock Loop (PLL) circuit; an optical receiver connected to the optical transmitter and including a receiver PLL circuit; and circuitry configured to inject a test stimulus to a clock causing jitter in one of the transmitter PLL circuitry and the receiver PLL circuit, wherein the test stimulus is set for characterizing the jitter tolerance of optical receiver. As well, a circuit that injects SOP transient at the transmitter is included. It is configured to test the tolerance of optical receiver to handle fast change in the SOP state. The optical receiver is configured to determine if the system is operational at a jitter value due to the test stimulus based on compliance to one or more thresholds including any of a target Bit Error Rate, a Forward-Error-Correction (FEC) hit, and a jitter Root Mean Square (RMS).


Find Patent Forward Citations

Loading…