The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 01, 2020

Filed:

Oct. 05, 2018
Applicant:

Anokiwave, Inc., San Diego, CA (US);

Inventors:

Gaurav Menon, San Marcos, CA (US);

Jonathan P. Comeau, San Diego, CA (US);

Nitin Jain, San Diego, CA (US);

Assignee:

ANOKIWAVE, INC., San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/66 (2006.01); H01Q 3/26 (2006.01); H01Q 1/02 (2006.01); H01L 23/552 (2006.01); H01Q 17/00 (2006.01); H01Q 21/06 (2006.01); H01Q 1/40 (2006.01); H01Q 15/24 (2006.01); H01Q 3/40 (2006.01); H01L 23/00 (2006.01); H01L 23/42 (2006.01); H01L 23/367 (2006.01);
U.S. Cl.
CPC ...
H01L 23/66 (2013.01); H01L 23/552 (2013.01); H01Q 1/02 (2013.01); H01Q 1/40 (2013.01); H01Q 3/2658 (2013.01); H01Q 3/40 (2013.01); H01Q 15/24 (2013.01); H01Q 17/00 (2013.01); H01Q 21/065 (2013.01); H01L 23/367 (2013.01); H01L 23/42 (2013.01); H01L 24/13 (2013.01); H01L 24/16 (2013.01); H01L 24/32 (2013.01); H01L 24/48 (2013.01); H01L 24/73 (2013.01); H01L 24/81 (2013.01); H01L 24/92 (2013.01); H01L 2223/6677 (2013.01); H01L 2224/0401 (2013.01); H01L 2224/04042 (2013.01); H01L 2224/11332 (2013.01); H01L 2224/131 (2013.01); H01L 2224/16227 (2013.01); H01L 2224/32225 (2013.01); H01L 2224/48227 (2013.01); H01L 2224/73204 (2013.01); H01L 2224/73253 (2013.01); H01L 2224/81815 (2013.01); H01L 2224/92125 (2013.01); H01L 2224/92225 (2013.01); H01L 2924/14 (2013.01); H01L 2924/1421 (2013.01); H01L 2924/3025 (2013.01);
Abstract

A phased array has a laminar substrate, a plurality of elements on the laminar substrate forming a patch phased array, and integrated circuits on the laminar substrate. Each integrated circuit is a high frequency integrated circuit configured to control receipt and/or transmission of signals by the plurality of elements in the patch phased array. In addition, each integrated circuit has a substrate side coupled with the laminar substrate, and a back side. The phased array also has a plurality of heat sinks. Each integrated circuit is coupled with at least one of the heat sinks. At least one of the integrated circuits has a thermal interface material in conductive thermal contact with its back side. The thermal interface material thus is between the at least one integrated circuit and one of the heat sinks. Preferably, the thermal interface material has a magnetic loss tangent value of between 0.5 and 4.5.


Find Patent Forward Citations

Loading…