The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 18, 2020

Filed:

Dec. 23, 2019
Applicant:

Ciena Corporation, Hanover, MD (US);

Inventors:

Sadok Aouini, Gatineau, CA;

Naim Ben-Hamida, Ottawa, CA;

Timothy James Creasy, Manotick, CA;

Ahmad Abdo, Ottawa, CA;

Mahdi Parvizi, Kanata, CA;

Lukas Jakober, Ottawa, CA;

Assignee:

Ciena Corporation, Hanover, MD (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/087 (2006.01); H03L 7/099 (2006.01); H03L 7/093 (2006.01);
U.S. Cl.
CPC ...
H03L 7/087 (2013.01); H03L 7/093 (2013.01); H03L 7/0994 (2013.01);
Abstract

Clock circuits, components, systems and signal processing methods enabling digital communication are described. A phase locked loop device derives an output signal locked to a first reference clock signal in a feedback loop. A common phase detector is employed to obtain phase differences between a copy of the output signal and a second reference clock signal. The phase differences are employed in an integral phase control loop within the feedback loop to lock the phase locked loop device to the center frequency of the second reference signal. The phase differences are also employed in a proportional phase control loop within the feedback loop to reduce the effect of imperfect component operation. Cascading the integral and proportional phase control within the feedback loop enables an amount of phase error to be filtered out from the output signal.


Find Patent Forward Citations

Loading…