The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 11, 2020

Filed:

May. 20, 2019
Applicant:

Silicon Laboratories Inc., Austin, TX (US);

Inventors:

Thomas S. David, Lakeway, TX (US);

Wasim Quddus, Austin, TX (US);

Assignee:

Silicon Laboratories Inc., Austin, TX (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 17/24 (2006.01); H03K 3/012 (2006.01); H03K 3/3562 (2006.01); H03K 3/289 (2006.01); H03K 3/356 (2006.01);
U.S. Cl.
CPC ...
H03K 3/012 (2013.01); H03K 3/289 (2013.01); H03K 3/3562 (2013.01); H03K 3/35625 (2013.01); H03K 3/356008 (2013.01); H03K 17/24 (2013.01);
Abstract

A semiconductor device that retains a state of a data storage element during a power reduction mode including supply rails and voltages, and a storage latch and a retention latch both powered by retention supply voltage that remains energized during a power reduction mode. The storage latch and the retention latch are both coupled to a retention node that is toggled between first and second states before entering the power reduction mode. The toggling causes the storage latch to latch the state of the data storage element during the normal mode, and the retention node enables the storage element to hold the state during the power reduction mode. The retention latch includes a retention transistor and a retention inverter powered by the retention supply voltage. The retention inverter keeps the retention transistor turned on and the retention transistor holds the state of the retention node during the power reduction mode.


Find Patent Forward Citations

Loading…