The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 21, 2020

Filed:

Jul. 03, 2019
Applicant:

Ip Reservoir, Llc, St. Louis, MO (US);

Inventors:

Roger D. Chamberlain, St. Louis, MO (US);

Mark Allen Franklin, St. Louis, MO (US);

Ronald S. Indeck, St. Louis, MO (US);

Ron K. Cytron, St. Louis, MO (US);

Sharath R. Cholleti, Saint Paul, MN (US);

Assignee:

IP Reservoir, LLC, St. Louis, MO (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 16/00 (2019.01); G06F 9/445 (2018.01); G06F 16/2455 (2019.01); G06F 3/06 (2006.01); G06F 21/60 (2013.01); G06F 21/72 (2013.01); G06F 21/76 (2013.01); G06F 21/85 (2013.01); G06Q 40/06 (2012.01); G06F 17/00 (2019.01); G06F 9/48 (2006.01);
U.S. Cl.
CPC ...
G06F 9/44505 (2013.01); G06F 3/061 (2013.01); G06F 3/067 (2013.01); G06F 3/0655 (2013.01); G06F 3/0683 (2013.01); G06F 9/4881 (2013.01); G06F 16/2455 (2019.01); G06F 17/00 (2013.01); G06F 21/602 (2013.01); G06F 21/72 (2013.01); G06F 21/76 (2013.01); G06F 21/85 (2013.01); G06Q 40/06 (2013.01); G06F 3/0601 (2013.01); G06F 2003/0692 (2013.01);
Abstract

Methods and systems are disclosed where an FPGA offloads a plurality of processing tasks from a processor. The FPGA can process streaming data received via a network interface, and the FPGA can be controllable in response to control instructions received from the processor. The FPGA comprises resident hardware logic for a plurality of data processing engines that are combinable as a processing pipeline within the FPGA. In response to the control instructions, the FPGA can control which of the data processing engines are activated and which of the data processing engines are deactivated to selectively tap into the streaming data to perform pipelined processing operations on the streaming data via the activated data processing engines. The deactivated data processing engines remain on the FPGA and provide a pass through path for the streaming data whereby the deactivated data processing engines do not perform processing operations on streaming data received thereby.


Find Patent Forward Citations

Loading…